低压差调节器
CMOS芯片
电容器
跌落电压
电压调节器
电气工程
电压
工程类
瞬态(计算机编程)
负荷调节
瞬态响应
电子工程
计算机科学
操作系统
作者
Robert Jon Milliken,José Silva-Martínez,E. Sánchez‐Sinencio
出处
期刊:IEEE Transactions on Circuits and Systems I-regular Papers
[Institute of Electrical and Electronics Engineers]
日期:2007-09-01
卷期号:54 (9): 1879-1890
被引量:508
标识
DOI:10.1109/tcsi.2007.902615
摘要
This paper proposes a solution to the present bulky external capacitor low-dropout (LDO) voltage regulators with an external capacitorless LDO architecture. The large external capacitor used in typical LDOs is removed allowing for greater power system integration for system-on-chip (SoC) applications. A compensation scheme is presented that provides both a fast transient response and full range alternating current (AC) stability from 0- to 50-mA load current even if the output load is as high as 100 pF. The 2.8-V capacitorless LDO voltage regulator with a power supply of 3 V was fabricated in a commercial 0.35-mum CMOS technology, consuming only 65 muA of ground current with a dropout voltage of 200 mV. Experimental results demonstrate that the proposed capacitorless LDO architecture overcomes the typical load transient and ac stability issues encountered in previous architectures.
科研通智能强力驱动
Strongly Powered by AbleSci AI