逻辑分析仪
正确性
调试
计算机科学
现场可编程门阵列
嵌入式系统
频谱分析仪
软件
协议(科学)
形式验证
逻辑综合
计算机体系结构
光学(聚焦)
逻辑门
程序设计语言
算法
物理
病理
光学
电信
替代医学
医学
作者
Hanxu Feng,Weimin Li,Shuo Wang,Jing Zhou,Yongjiang Pang,Chunsheng Tian,Yaowei Zhang
标识
DOI:10.1109/imcec55388.2022.10019825
摘要
As modern integrated circuits increase in size and complexity, more and more verification effort is necessary to ensure the correctness of the design. Compared with using software simulation and traditional logic analyzer, using FPGA for prototype verification is a more efficient solution and is being accepted by more and more designers. Embedded logic analyzer (ELA) is an indispensable tool for FPGA debugging. In this paper, we propose an ELA framework, including the software part and the debug core in hardware. In addition, the communication protocol between them is also be discussed emphatically. We focus on solving the problem of complex trigger settings, effectively improving the debugging efficiency of designers.
科研通智能强力驱动
Strongly Powered by AbleSci AI