静态随机存取存储器
电阻器
寄生提取
电容器
节点(物理)
晶体管
电容
随机存取存储器
电气工程
电子工程
寄生元件
边距(机器学习)
材料科学
计算机科学
工程类
电压
物理
计算机硬件
机器学习
结构工程
电极
量子力学
作者
Hsiao-Hsuan Liu,Shairfe Muhammad Salahuddin,Dawit Burusie Abdi,Rongmei Chen,Pieter Weckx,Philippe Matagne,Francky Catthoor
标识
DOI:10.1109/ted.2022.3165738
摘要
An extended write-ability methodology of static random-access memory (SRAM) in advanced technology nodes is proposed in this article. Increased bitline (BL) resistance in sub-10 nm node has hindered BL from fully discharge during a write operation. Furthermore, the write ability is degraded by an increased leakage current of half-selected bitcells on BL and BL capacitance operated in high frequency. In a realistic write operation, BL parasitics also cause 30% SRAM yield loss in interconnect resistance-dominated technology nodes. Thus, this proposed method analyzes the time-dependent impacts of BL parasitic resistors, capacitors, and pass-gate (PG) transistors on write margin considering the negative BL (NBL) assist technique.
科研通智能强力驱动
Strongly Powered by AbleSci AI