抖动
环形振荡器
CMOS芯片
数控振荡器
线性
电阻器
锁相环
电压
低功耗电子学
功率消耗
电气工程
功率(物理)
物理
三角积分调变
材料科学
电子工程
光电子学
压控振荡器
工程类
相位噪声
延迟线振荡器
量子力学
噪声整形
作者
Yingchieh Ho,Yu-Sheng Yang,C.-P. Chang,Chauchin Su
出处
期刊:IEEE Journal of Solid-state Circuits
[Institute of Electrical and Electronics Engineers]
日期:2013-09-24
卷期号:48 (11): 2805-2814
被引量:45
标识
DOI:10.1109/jssc.2013.2280409
摘要
This paper presents a near-threshold low-power all-digital PLL (ADPLL). It includes a 9-bit bootstrapped DCO (BDCO) to reduce supply voltage and power consumption, a weighted thermometer-controlled resistor network (WTRN) to achieve high linearity, and a 4-bit sigma-delta modulator to improve the resolution through dithering. The ADPLL is fabricated in a 90 nm SPRVT low-K CMOS process with a core area of 0.057 mm 2 . The measured results demonstrate that the bootstrapped ring oscillator (BTRO) oscillates at 602 MHz under a supply of 0.5 V and consumes 49.1 μW. The ADPLL operates at 480 MHz (48 MHz) with a power consumption of 78 μW (2.4 μW) under a supply voltage of 0.5 V (0.25 V).
科研通智能强力驱动
Strongly Powered by AbleSci AI