偏移量(计算机科学)
CMOS芯片
校准
电压
电子工程
循环(图论)
延迟锁定回路
计算机科学
补偿(心理学)
工艺角
控制理论(社会学)
锁相环
抖动
电气工程
工程类
物理
数学
心理学
控制(管理)
人工智能
精神分析
程序设计语言
量子力学
组合数学
作者
Zideng Xie,Xinpeng Xing,Haigang Feng,Georges Gielen
标识
DOI:10.1109/icet58434.2023.10211994
摘要
This paper proposes a calibration circuit to mitigate current mismatch of charge pump (CP) in delay locked loop (DLL), improving its static phase offset (SPO) performance greatly under process voltage and temperature (PVT) variations. By introducing a negative feedback loop including CP output, the proposed calibration circuit can achieve perfect current matching regardless of CP output voltage. To verify the effectiveness of the proposed method, a CP DLL with proposed calibration and current compensation is designed and compared to traditional one in 40nm CMOS process. The simulation results show that with the proposed current calibration, the DLL corresponding static phase offset is reduced to 0.095ps with a clock frequency of 100MHz, while that of the traditional one is 18.04ps. The power consumption of the proposed CP DLL is 5.24mW under 0.9V supply.
科研通智能强力驱动
Strongly Powered by AbleSci AI