计算机科学
考试(生物学)
断层(地质)
故障覆盖率
可靠性工程
自动测试模式生成
晶体管
嵌入式系统
电气工程
电子线路
电压
工程类
生物
地质学
古生物学
地震学
作者
Yoshinobu Higami,Kewal K. Saluja,H. TAKAHASHI,S. Kobayashi,Yasushi Takamatsu
标识
DOI:10.1093/ietisy/e91-d.3.690
摘要
This paper presents methods for detecting transistor short faults using logic level fault simulation and test generation. The paper considers two types of transistor level faults, namely strong shorts and weak shorts, which were introduced in our previous research. These faults are defined based on the values of outputs of faulty gates. The proposed fault simulation and test generation are performed using gate-level tools designed to deal with stuck-at faults, and no transistor-level tools are required. In the test generation process, a circuit is modified by inserting inverters, and a stuck-at test generator is used. The modification of a circuit does not mean a design-for-testability technique, as the modified circuit is used only during the test generation process. Further, generated test patterns are compacted by fault simulation. Also, since the weak short model involves uncertainty in its behavior, we define fault coverage and fault efficiency in three different way, namely, optimistic, pessimistic and probabilistic and assess them. Finally, experimental results for ISCAS benchmark circuits are used to demonstrate the effectiveness of the proposed methods.
科研通智能强力驱动
Strongly Powered by AbleSci AI