PMOS逻辑
外延
CMOS芯片
光电子学
计算机科学
材料科学
电气工程
物理
人文学科
纳米技术
工程类
哲学
晶体管
电压
图层(电子)
标识
DOI:10.1109/med.2023.3330741
摘要
Selective epitaxial growth (SEG) is one of the key front end-of-line (FEOL) process technologies today that has been used in CMOS device manufacturing for 20 years. Intel introduced the use of SEG in the 90-nm node planar CMOS for the pMOS sources/drain (S/D) stressor back in 2003. It combined elevated S/D technology with recess etching S/D junction formation and silicon germanium (SiGe) for local channel strain. However, the first reported publication on SEG goes back 61 years to an article reported by Joyce and Baldrey of Texas Instruments in Nature in 1962 [1] .
科研通智能强力驱动
Strongly Powered by AbleSci AI