逐次逼近ADC
比较器
CMOS芯片
电子工程
计算机科学
异步通信
电容感应
块(置换群论)
功率(物理)
模数转换器
电压
电气工程
物理
数学
工程类
电信
量子力学
几何学
作者
Xiaochuan Zhou,Xiaoyan Gui,Marjan Gušev,Nevena Ackovska,Yanlong Zhang,Li Geng
出处
期刊:IEEE Transactions on Circuits and Systems Ii-express Briefs
[Institute of Electrical and Electronics Engineers]
日期:2021-08-11
卷期号:69 (2): 359-363
被引量:16
标识
DOI:10.1109/tcsii.2021.3104215
摘要
This brief presents a 12-bit ultra-low-power asynchronous successive approximation register (SAR) analog-to-digital converter (ADC). A voltage-controlled delay line (VCDL) based open-loop time-domain comparator is proposed and analyzed, achieving low noise and ultra-low power performance. By employing the mixed switching scheme, the segmented capacitive digital-to-analog converter (CDAC) arrays as well as the synchronous data-weighted averaging (DWA) calibration block, the proposed SAR ADC can operate from 1.8 V down to 0.8 V at 20–200 kS/s. The designed ADC is fabricated in a 0.18- $\mu {\mathrm{ m}}$ CMOS process and the measurement results show the proposed SAR ADC achieves an SNDR of 65-dB with power consumption of 647 nW from a 0.8 V power supply at 20 kS/s.
科研通智能强力驱动
Strongly Powered by AbleSci AI