纳米线
晶体管
材料科学
平版印刷术
场效应晶体管
纳米技术
泄漏(经济)
平面的
可扩展性
光电子学
CMOS芯片
计算机科学
电气工程
电压
工程类
数据库
计算机图形学(图像)
经济
宏观经济学
作者
Guilhem Larrieu,X.-L. Han
出处
期刊:Nanoscale
[The Royal Society of Chemistry]
日期:2013-01-01
卷期号:5 (6): 2437-2437
被引量:149
摘要
Nanowire-based field-effect transistors are among the most promising means of overcoming the limits of today's planar silicon electronic devices, in part because of their suitability for gate-all-around architectures, which provide perfect electrostatic control and facilitate further reductions in "ultimate" transistor size while maintaining low leakage currents. However, an architecture combining a scalable and reproducible structure with good electrical performance has yet to be demonstrated. Here, we report a high performance field-effect transistor implemented on massively parallel dense vertical nanowire arrays with silicided source/drain contacts and scaled metallic gate length fabricated using a simple process. The proposed architecture offers several advantages including better immunity to short channel effects, reduction of device-to-device variability, and nanometer gate length patterning without the need for high-resolution lithography. These benefits are important in the large-scale manufacture of low-power transistors and memory devices.
科研通智能强力驱动
Strongly Powered by AbleSci AI