CMOS芯片
铜
制作
材料科学
可靠性(半导体)
晶体管
光电子学
PMOS逻辑
电气工程
逻辑门
静态随机存取存储器
图层(电子)
电路可靠性
电子工程
功率(物理)
工程类
纳米技术
物理
冶金
医学
替代医学
病理
量子力学
电压
作者
S. Venkatesan,A. V. Gelatos,S. Hisra,Bruce W. Smith,Riazul Islam,J. Cope,B.L.H. Wilson,Daniel C. Tuttle,Richard A. Cardwell,S. Anderson,M. Angyal,R. Bajaj,C. Capasso,P. Crabtree,Subhajit Das,J. Farkas,S. Filipiak,B. Fiordalice,M. Freeman,P. Gilbert
标识
DOI:10.1109/iedm.1997.650495
摘要
A high performance 0.20 /spl mu/m logic technology has been developed with six levels of planarized copper interconnects. 0.15 /spl mu/m transistors (L/sub gate/=0.15/spl plusmn/0.04 /spl mu/m) are optimized for 1.8 V operation to provide high performance with low power-delay products and excellent reliability. Copper has been integrated into the back-end to provide low resistance interconnects. Critical layer pitches for the technology are summarized and enable fabrication of 7.6 /spl mu/m/sup 2/ 6T SRAM cells.
科研通智能强力驱动
Strongly Powered by AbleSci AI