像素
升级
炸薯条
CMOS传感器
计算机硬件
CMOS芯片
二进制数
图像传感器
计算机科学
大型强子对撞机
点间距
物理
光电子学
人工智能
电信
算术
操作系统
量子力学
数学
作者
L. Cecconi,F. Piro,J.L.A. de Melo,W. Deng,Geun Hee Hong,W. Snoeys,M. Mager,M. Šuljić,T. Kugathasan,M. D. Buckland,G. Aglieri Rinella,Pedro Leitao,F. Reidt,J. Baudot,S. Bugiel,C. Colledani,G. Contin,C. Hu,Alexander Kluge,R. Kluit
标识
DOI:10.1088/1748-0221/18/02/c02025
摘要
Abstract The Digital Pixel Test Structure (DPTS) is a monolithic active pixel sensor prototype chip designed to explore the TPSCo 65 nm ISC process in the framework of the CERN-EP R&D on monolithic sensors and the ALICE ITS3 upgrade. It features a 32 × 32 binary pixel matrix at 15 μm pitch with event-driven readout, with GHz range time-encoded digital signals including Time-Over-Threshold. The chip proved fully functional and efficient in testbeam allowing early verification of the complete sensor to readout chain. This paper focuses on the design, in particular the digital readout and its perspectives with some supporting results.
科研通智能强力驱动
Strongly Powered by AbleSci AI