比较器
前置放大器
共栅
比较器应用
CMOS芯片
电子工程
转换器
电压
传播延迟
计算机科学
共模信号
晶体管
电气工程
工程类
模拟信号
数字信号处理
放大器
作者
K. Sri Rama Krishna,Nandakumar Nambath
标识
DOI:10.1109/tvlsi.2023.3276000
摘要
Dynamic comparators are the core of high-speed, high-resolution analog-to-digital converters (ADCs) used for communication applications. Most of the dynamic comparators attain high-speed operation only for sufficiently high input difference voltages. The comparators’ performance degrades at small input difference voltages due to a limited preamplifier gain, which is undesirable for high-speed, high-resolution ADCs. To overcome this drawback, a cascode cross-coupled dynamic comparator is proposed. The comparator improves the differential gain of the preamplifier and reduces the common-mode voltage seen by the latch, which leads to a much faster regeneration at small input difference voltages. The proposed comparator is designed, simulated, and compared with the state-of-the-art techniques in a 65 nm CMOS technology. The results show that the proposed comparator achieves a delay of 46.5 ps at 1 mV input difference, and a supply of 1.1 V.
科研通智能强力驱动
Strongly Powered by AbleSci AI