串行解串
过程(计算)
计算机科学
电子工程
计算机硬件
工程类
操作系统
作者
Yoel Krupnik,Yevgeny Perelman,Itamar Levin,Yosi Sanhedrai,Roee Eitan,Ahmad Khairi,Yoni Landau,Udi Virobnik,Noam Dolev,Alon Meisler,Ariel Cohen
标识
DOI:10.23919/vlsic.2019.8778136
摘要
A 112 Gb/s PAM4 ADC based SERDES receiver is implemented on Intel 10 nm FinFET process. The receiver consists of a low noise analog front end (AFE), a 64-way time interleaved analog to digital converter (ADC) and a clock/data recovery (CDR) loop utilizing a 7GHz digitally controlled oscillator (DCO). The receiver supports long reach, -35 dB at Nyquist, channels with a pre-forward error correction bit error rate (BER) <; 1e-6 making it compatible with existing and projected Reed-Solomon FEC.
科研通智能强力驱动
Strongly Powered by AbleSci AI