沟槽
德拉姆
浅沟隔离
电容
材料科学
平面的
光电子学
蚀刻(微加工)
平版印刷术
计算机科学
电气工程
电极
工程类
纳米技术
物理
计算机图形学(图像)
量子力学
图层(电子)
标识
DOI:10.1109/iedm.2004.1419068
摘要
For the first time, a new DRAM cell layout as the key enabler for future DRAM shrink generations based on deep trench (DT) technologies with a planar array device is presented. The work describes the full integration scheme in 70nm technology and the major technology features of the 'checkerboard (CKB)' layout. The new layout is beneficial for lithography and high aspect ratio etch processes. In addition, the high degree of symmetry enables easily the integration of a self aligned trench bottling process on a [100] rotated substrate with an outstanding utilization of area for the capacitor. Further capacitance enhancement up to 50% is achieved for the first time in a trench process by introduction of hemispherical silicon grains (HSG) with high k dielectric material (Al/sub 2/O/sub 3/). Additionally, a new self aligned trench-cell connection (single sided buried strap) technique with a novel isolation trench (IT) pre fill process will be presented in the paper.
科研通智能强力驱动
Strongly Powered by AbleSci AI