可靠性(半导体)
随时间变化的栅氧化层击穿
电介质
节点(物理)
极性(国际关系)
覆盖
CMOS芯片
晶体管
材料科学
电气工程
光电子学
缩放比例
炸薯条
计算机科学
栅极电介质
物理
电压
工程类
化学
数学
细胞
程序设计语言
几何学
功率(物理)
量子力学
生物化学
作者
T. Kauerauf,A. Branka,Giuseppe Sorrentino,Ph. Roussel,S. Demuynck,Kristof Croes,K. Mercha,J. Bömmels,Zsolt Tőkei,G. Groeseneken
标识
DOI:10.1109/irps.2013.6531970
摘要
From the 32nm CMOS node on, trench shaped local interconnects are introduced to connect the individual transistors on a chip. Aggressive pitch scaling and overlay errors however challenge the integrity of the SiN dielectric between the gate and the local interconnects. In this work we study the reliability of this dielectric. It is found that the current between gate and the contacts is polarity independent and the breakdown voltage shows a strong polarity dependence. While within die good uniformity is observed, due to overlay errors the spacing between the gate and the contact varies across the wafer. This results in large V BD and t BD variability and for an intrinsic TDDB lifetime extrapolation correction for this non-uniformity required.
科研通智能强力驱动
Strongly Powered by AbleSci AI