材料科学
沟槽
光电子学
MOSFET
功率MOSFET
击穿电压
过程(计算)
电介质
电压
电气工程
纳米技术
工程类
晶体管
计算机科学
图层(电子)
操作系统
作者
Shinichi Kimoto,Ryosuke Iijima,Shinsuke Harada
出处
期刊:Key Engineering Materials
日期:2023-05-31
卷期号:947: 63-68
被引量:1
摘要
The SiC trench gate MOSFET with narrow cell pitch is demonstrated using a process in which the n + source is self-aligned to the trench gate. A minimum cell pitch of 1.6 μm, which is difficult to achieve using the conventional device structure, is easily fabricated by applying a deep n + source and a buried interlayer dielectric structure. The cell pitch reduction indicates a beneficial trend that contributes to a decrease in the specific on-resistance and an increase in the breakdown voltage. The process and structure are promising for further improving SiC power device characteristics.
科研通智能强力驱动
Strongly Powered by AbleSci AI